**EEC311** Electronics (2) Lec. 1: Amplifier Characteristics and BJT Configurations Instructor **Dr. Maher Abdelrasoul** http://www.bu.edu.eg/staff/mahersalem3



#### Course Information

| Instructor:         | Dr. Maher Abdelrasoul                                                                                                                          |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Lectures:           | Sunday : 3:00-5:00                                                                                                                             |
| Office Hours:       | Wednesday : 12:00-2:00                                                                                                                         |
| Teaching Assistant: | Eng. Mahmoud Badr                                                                                                                              |
| Credit:             | 100 Marks                                                                                                                                      |
| Grading:            | <ul> <li>Final Exam (40 Marks)</li> <li>Mid Term Exam1 (30 Marks)</li> <li>Mid Term Exam2 (20 Marks)</li> <li>Activities (10 Marks)</li> </ul> |

#### Course Content

- Electronic Amplifier Theory
- Power Amplifiers
- Differential Amplifiers
- Operational Amplifiers
- Filters and Oscillators

## Basic Concepts of Amplifiers

#### Amplifier

- An amplifier is an electronic device that can increase the power of a signal.
- The amount of amplification provided by an amplifier is measured by its gain: the ratio of output to input.



### Amplifier Power Supply

- An amplifier uses electric power from a power supply to increase the amplitude of a signal.
- Most analog amplifiers use two power supply voltages or "rails".



• Some amplifiers use only one power supply, but some times they internally split that signal voltage into two rails by making an artificial ground voltage half way from the real ground to the supply voltage

### Important Characteristics of an Amplifier

- The quality of an amplifier is measured by a series of specifications called figures of merit. They are as follows:
  - **1.** Gain: The ratio between the magnitudes of input and output signals.
  - 2. Input/output Impedance : The impedance between the input/output terminals.
  - **3.** Bandwidth: The frequency range at which the amplifier can operate.
  - 4. Stability: The ability to provide constant and reliable output.
  - 5. Linearity: The degree of proportionality between input and output signals.
  - 6. Efficiency: The ratio between the output power and power consumed.

# BJT as an Amplifier

## Transistor Configurations

Common-Common-Common-BaseEmitterCollectorConfigurationConfigurationConfiguration



Output or collector characteristics for a common-base transistor amplifier.

## 2. Common-Emitter Configuration (1)

 It is called the *common-emitter configuration* because the emitter is common to bth the input and output terminals (in this case common to both the base and collector terminals).





### 2. Common-Emitter Configuration

 $(+ 1)I_{B}$ 

β=50:400

 $\alpha$ 

 $-\alpha$ 

 $\Delta I_B |_{V_{CE}=\text{constant}}$ 

 $\beta =$ 

 $l'^c$ 

 $\Delta I_C$ 

 $I_C = \beta I_B$ 

 $\beta + 1$ 

### 3. Common-Collector Configuration

• Limits of operation

Defining the linear (undistorted) region of operation for a transistor



#### Transistor Configuration Sheet

• Since the specification sheet is the communication link between the manufacturer and user, it is particularly important that the information provided be recognized and correctly understood.

| OFF CHARACTERISTICS                                                                                                               |                      |          |          |      |
|-----------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|----------|------|
| Collector-Emitter Breakdown Voltage (1)<br>$(I_C = 1.0 \text{ mAdc}, I_E = 0)$                                                    | V <sub>(BR)CEO</sub> | 30       |          | Vdc  |
| Collector-Base Breakdown Voltage<br>$(I_C = 10 \mu Adc, I_E = 0)$                                                                 | V <sub>(BR)CBO</sub> | 40       |          | Vdc  |
| Emitter-Base Breakdown Voltage<br>$(I_E = 10 \mu Adc, I_C = 0)$                                                                   | V(BR)EBO             | 5.0      | -        | Vdc  |
| Collector Cutoff Current<br>$(V_{CB} = 20 \text{ Vdc}, I_E = 0)$                                                                  | I <sub>CBO</sub>     |          | 50       | nAdc |
| Emitter Cutoff Current<br>$(V_{BE} = 3.0 \text{ Vdc}, I_C = 0)$                                                                   | I <sub>EBO</sub>     | -        | 50       | nAdc |
| ON CHARACTERISTICS                                                                                                                |                      |          |          |      |
| DC Current Gain(1)<br>$(I_C = 2.0 \text{ mAdc}, V_{CE} = 1.0 \text{ Vdc})$<br>$(I_C = 50 \text{ mAdc}, V_{CE} = 1.0 \text{ Vdc})$ | h <sub>FE</sub>      | 50<br>25 | 150<br>- | -    |
| Collector-Emitter Saturation Voltage(1)<br>(I <sub>C</sub> = 50 mAdc, I <sub>B</sub> = 5.0 mAdc)                                  | V <sub>CE(sat)</sub> | -        | 0.3      | Vde  |
| Base-Emitter Saturation Voltage(1)<br>( $I_C = 50 \text{ mAdc}, I_B = 5.0 \text{ mAdc}$ )                                         | V <sub>BE(sat)</sub> | -        | 0.95     | Vdc  |

| -                                                                  | _   |    |     |   |
|--------------------------------------------------------------------|-----|----|-----|---|
| Small-Signal Current Gain                                          | híe | 50 | 200 | - |
|                                                                    |     |    |     |   |
| (I <sub>C</sub> = 2.0 mAde, V <sub>CE</sub> = 10 Vde, f = 1.0 kHz) |     |    |     |   |



#### MAXIMUM RATINGS

| Rating                               | Symbol           | 2N4123      | Unit |
|--------------------------------------|------------------|-------------|------|
| Collector-Emitter Voltage            | VCEO             | 30          | Vdc  |
| Collector-Base Voltage               | V <sub>CBO</sub> | 40          | Vdc  |
| Emitter-Base Voltage                 | VEBO             | 5.0         | Vdc  |
| Collector Current - Continuous       | I <sub>C</sub>   | 200         | mAdc |
| Total Device Dissipation @ TA = 25°C | P <sub>D</sub>   | 625         | mW   |
| Derate above 25°C                    |                  | 5.0         | mW*C |
| Operating and Storage Junction       | Tj,Tstg          | -55 to +150 | *C   |
| Temperature Range                    |                  |             |      |

Limits of Operation  $7.5 \ \mu A \leq I_C \leq 200 \ mA$   $0.3 \ V \leq V_{CE} \leq 30 \ V$  $V_{CE}I_C \leq 650 \ mW$ 

15

### **Transistor Testing**

#### 1. Curve Tracer



*Curve tracer response to 2N3904 npn transistor.* 

2. Transistor Testers



## **Transistor Casing and Terminal Identification**

• Casing



Various types of general-purpose or switching transistors: (a) low power; (b) medium power; (c) medium to high power.

• Terminal Identification





*Type Q2T2905 Texas Instruments quad pnp silicon transistor* 

# **BJT Biasing Circuits**

### **BJT Biasing**

- Any increase in ac voltage, current, or power is the result of a transfer of energy from the applied dc supplies.
- Therefore, the analysis or design of any electronic amplifier has two components: dc and ac.
- Basic Relationships/formulas for a transistor:

$$V_{BE} \cong 0.7 \text{ V}$$
$$I_E = (\beta + 1)I_B \cong I_C$$
$$I_C = \beta I_B$$

 Biasing means applying of dc voltages to establish a fixed level of current and voltage. >>> Q-Point

### **Operating Point**

- For transistor amplifiers the resulting dc current and voltage establish an operating point on the characteristics that define the region that will be employed for amplification of the applied signal.
- Because the operating point is a fixed point on the characteristics, it is also called the quiescent point (abbreviated Q-point).
- Transistor Regions Operation:
  - Linear-region operation: Base–emitter junction forward-biased Base–collector junction reverse-biased
  - Cutoff-region operation:
     Base–emitter junction reverse-biased
     Base–collector junction reverse-biased
  - Saturation-region operation:
     Base-emitter junction forward-biased
     Base-collector junction forward-biased



### Transistor DC Bias Configurations

- Common-Collector Configurations
  - Fixed-Bias Configuration
  - Emitter-Bias Configuration
  - Voltage-Divider Bias Configuration
  - Collector Feedback Configuration
- Emitter-Follower Configuration
- Common-Base Configuration
- Miscellaneous Bias Configurations

#### Fixed-Bias Configuration (1 of 3)





 $9V_{CC}$ 

VCE

 $R_c$ 

B

 $V_{BE}$ 

#### Fixed-Bias Configuration (2 of 3)

**EXAMPLE 4.1** Determine the following for the fixed-bias configuration

a.  $I_{B_Q}$  and  $I_{C_Q}$ . b.  $V_{CE_Q}$ . c.  $V_B$  and  $V_C$ . d.  $V_{BC}$ .

#### Solution:

$$I_{B_Q} = \frac{V_{CC} - V_{BE}}{R_B} = \frac{12 \text{ V} - 0.7 \text{ V}}{240 \text{ k}\Omega} = 47.08 \ \mu\text{A}$$
$$I_{C_Q} = \beta I_{BQ} = (50)(47.08 \ \mu\text{A}) = 2.35 \text{ mA}$$
$$V_{CE_Q} = V_{CC} - I_C R_C$$
$$= 12 \text{ V} - (2.35 \text{ mA})(2.2 \text{ k}\Omega)$$
$$= 6.83 \text{ V}$$
$$V_R = V_{RE} = 0.7 \text{ V}$$

 $V_C = V_{CE} = 6.83 \text{ V}$ Using double-subscript notation yields

$$V_{BC} = V_B - V_C = 0.7 \text{ V} - 6.83 \text{ V}$$
  
= -6.13 V

with the negative sign revealing that the junction is reversed-biased, as it should be for linear amplification.



#### Fixed-Bias Configuration (3 of 3)

• Load Line Analysis



Movement of the Q-point with increasing level of IB.

Effect of an increasing level of R<sub>C</sub> on the load line and the Q-point.

 $V_{CC_1}$ 

 $V_{CE}$ 

24

#### Emitter-Bias Configuration (1 of 3)



25

#### Emitter-Bias Configuration (2 of 3)

#### **EXAMPLE 4.4** For the emitter-bias network of Fig. 4.23, determine:

a. I<sub>B</sub>.
b. I<sub>C</sub>.
c. V<sub>CE</sub>.
d. V<sub>C</sub>.
e. V<sub>E</sub>.
e. V<sub>E</sub>.
f. V<sub>B</sub>.
g. V<sub>BC</sub>.

#### Solution:

a. Eq. (4.17):  $I_B = \frac{V_{CC} - V_{BE}}{R_B + (\beta + 1)R_E} = \frac{20 \text{ V} - 0.7 \text{ V}}{430 \text{ k}\Omega + (51)(1 \text{ k}\Omega)}$   $= \frac{19.3 \text{ V}}{481 \text{ k}\Omega} = 40.1 \mu\text{A}$ b.  $I_C = \beta I_B$   $= (50)(40.1 \mu\text{A})$   $\cong 2.01 \text{ mA}$ c. Eq. (4.19):  $V_{CE} = V_{CC} - I_C(R_C + R_E)$   $= 20 \text{ V} - (2.01 \text{ mA})(2 \text{ k}\Omega + 1 \text{ k}\Omega) = 20 \text{ V} - 6.03 \text{ V}$  = 13.97 Vd.  $V_C = V_{CC} - I_C R_C$   $= 20 \text{ V} - (2.01 \text{ mA})(2 \text{ k}\Omega) = 20 \text{ V} - 4.02 \text{ V}$ = 15.98 V



#### Emitter-Bias Configuration (3 of 3)

#### • Improved Bias Stability

The addition of the emitter resistor to the dc bias of the BJT provides improved stability, that is, the dc bias currents and voltages remain closer to where they were set by the circuit when outside conditions, such as temperature and transistor beta, change.



#### Voltage-Divider Configuration (1 of 2)



#### Voltage-Divider Configuration (2 of 2)

**EXAMPLE 4.11** Determine the levels of  $I_{C_Q}$  and  $V_{CE_Q}$  for the voltage-divider configuration of Fig. 4.37 using the exact and approximate techniques and compare solutions. In this case, the conditions of Eq. (4.33) will not be satisfied and the results will reveal the difference in solution if the criterion of Eq. (4.33) is ignored.

Solution: Exact analysis:

Eq. (4.33):

 $\beta R_E \geq 10R_2$ 

 $(50)(1.2 \text{ k}\Omega) \ge 10(22 \text{ k}\Omega)$ 

$$60 \text{ k}\Omega \neq 220 \text{ k}\Omega \text{ (not satisfied)}$$

$$R_{\text{Th}} = R_1 \| R_2 = 82 \text{ k}\Omega \| 22 \text{ k}\Omega = 17.35 \text{ k}\Omega$$

$$E_{\text{Th}} = \frac{R_2 V_{CC}}{R_1 + R_2} = \frac{22 \text{ k}\Omega(18 \text{ V})}{82 \text{ k}\Omega + 22 \text{ k}\Omega} = 3.81 \text{ V}$$

$$I_B = \frac{E_{\text{Th}} - V_{BE}}{R_{\text{Th}} + (\beta + 1)R_E} = \frac{3.81 \text{ V} - 0.7 \text{ V}}{17.35 \text{ k}\Omega + (51)(1.2 \text{ k}\Omega)} = \frac{3.11 \text{ V}}{78.55 \text{ k}\Omega} = 39.6 \,\mu\text{A}$$

$$I_{C_Q} = \beta I_B = (50)(39.6 \,\mu\text{A}) = 1.98 \text{ mA}$$

$$V_{CE_Q} = V_{CC} - I_C(R_C + R_E)$$

$$= 18 \text{ V} - (1.98 \text{ mA})(5.6 \text{ k}\Omega + 1.2 \text{ k}\Omega)$$

$$= 4.54 \text{ V}$$

| Comparing the exact and approximate approaches. |               |               |  |
|-------------------------------------------------|---------------|---------------|--|
|                                                 | $I_{C_Q}(mA)$ | $V_{CE_Q}(V)$ |  |
| Exact                                           | 1.98          | 4.54          |  |
| Approximate                                     | 2.59          | 3.88          |  |



Approximate analysis:

$$V_B = E_{\text{Th}} = 3.81 \text{ V}$$

$$V_E = V_B - V_{BE} = 3.81 \text{ V} - 0.7 \text{ V} = 3.11 \text{ V}$$

$$I_{C_Q} \cong I_E = \frac{V_E}{R_E} = \frac{3.11 \text{ V}}{1.2 \text{ k}\Omega} = 2.59 \text{ mA}$$

$$V_{CE_Q} = V_{CC} - I_C (R_C + R_E)$$

$$= 18 \text{ V} - (2.59 \text{ mA})(5.6 \text{ k}\Omega + 1.2 \text{ k}\Omega)$$

$$= 3.88 \text{ V}$$

To ensure a close similarity between exact and approximate solutions.

$$\beta R_E \ge 10R_2$$

#### **Collector Feedback Configuration**

• DC bias circuit with voltage feedback.





#### **Emitter-Follower Configuration**



I/p Circuit

$$-I_B R_B - V_{BE} - I_E R_E + V_{EE} = 0$$
$$I_B R_B + (\beta + 1) I_B R_E = V_{EE} - V_{BE}$$
$$I_B = \frac{V_{EE} - V_{BE}}{R_B + (\beta + 1) R_E}$$

O/p Circuit

$$-V_{CE} - I_E R_E + V_{EE} = 0$$
$$V_{CE} = V_{EE} - I_E R_E$$

#### **Common-Base Configuration**



O/p Circuit



$$-V_{EE} + I_E R_E + V_{CE} + I_C R_C - V_{CC} = 0$$

$$V_{CE} = V_{EE} + V_{CC} - I_E R_E - I_C R_C$$

$$I_E \cong I_C$$

$$V_{CE} = V_{EE} + V_{CC} - I_E (R_C + R_E)$$

$$V_{CB} + I_C R_C - V_{CC} = 0$$

$$V_{CB} = V_{CC} - I_C R_C$$

$$I_C \cong I_E$$

$$V_{CB} = V_{CC} - I_C R_C$$

#### I/p Circuit

 $R_E$ 

+

 $V_{EE}$ 

#### Miscellaneous Bias Configurations

**EXAMPLE 4.18** For the network of Fig. 4.53:

- a. Determine I<sub>CQ</sub> and V<sub>CEQ</sub>.
  b. Find V<sub>B</sub>, V<sub>C</sub>, V<sub>E</sub>, and V<sub>BC</sub>.



#### Solution:

b.

a. The absence of  $R_E$  reduces the reflection of resistive levels to simply that of  $R_C$ , and the equation for  $I_{R}$  reduces to

$$I_B = \frac{V_{CC} - V_{BE}}{R_B + \beta R_C}$$
  
=  $\frac{20 \text{ V} - 0.7 \text{ V}}{680 \text{ k}\Omega + (120)(4.7 \text{ k}\Omega)} = \frac{19.3 \text{ V}}{1.244 \text{ M}\Omega}$   
= 15.51  $\mu$ A  
 $I_{C_Q} = \beta I_B = (120)(15.51 \,\mu\text{A})$   
= 1.86 mA  
 $V_{CE_Q} = V_{CC} - I_C R_C$   
= 20 V - (1.86 mA)(4.7 k $\Omega$ )  
= 11.26 V  
 $V_B = V_{BE} = 0.7 \text{ V}$   
 $V_C = V_{CE} = 11.26 \text{ V}$   
 $V_E = 0 \text{ V}$   
 $V_{BC} = V_B - V_C = 0.7 \text{ V} - 11.26 \text{ V}$   
= -10.56 V

#### Summary Table

BJT Bias Configurations



#### Summary Table..



#### Design Operations

- Discussions thus far have focused on the analysis of existing networks. All the elements are in place, and it is simply a matter of solving for the current and voltage levels of the configuration.
- The design process is one where a current and/or voltage may be specified and the elements required to establish the designated levels must be determined.
- The design sequence is obviously sensitive to the components that are already specified and the elements to be determined. If the transistor and supplies are specified, the design process will simply determine the required resistors for a particular design.
- Once the theoretical values of the resistors are determined, the nearest standard commercial values are normally chosen and any variations due to not using the exact resistance values are accepted as part of the design.

#### Design Operations Example

**EXAMPLE 4.21** Given the device characteristics of Fig. 4.59a, determine  $V_{CC}$ ,  $R_B$ , and  $R_C$  for the fixed-bias configuration of Fig. 4.59b.



Solution: From the load line

and

with

 $V_{CC} = 20 \text{ V}$   $I_C = \frac{V_{CC}}{R_C} \Big|_{V_{CE}=0 \text{ V}}$   $R_C = \frac{V_{CC}}{I_C} = \frac{20 \text{ V}}{8 \text{ mA}} = 2.5 \text{ k}\Omega$   $I_B = \frac{V_{CC} - V_{BE}}{R_B}$   $R_B = \frac{V_{CC} - V_{BE}}{I_B}$   $= \frac{20 \text{ V} - 0.7 \text{ V}}{40 \mu \text{ A}} = \frac{19.3 \text{ V}}{40 \mu \text{ A}}$   $= 482.5 \text{ k}\Omega$ 

Standard resistor values are

$$R_C = 2.4 \,\mathrm{k}\Omega$$
$$R_B = 470 \,\mathrm{k}\Omega$$

Using standard resistor values gives

$$I_B = 41.1 \,\mu \text{A}$$

which is well within 5% of the value specified.

